Find Jobs
Hire Freelancers

Solving FPGA output module

$30-250 USD

Closed
Posted over 5 years ago

$30-250 USD

Paid on delivery
1. Design platform: VIVADO 18.2 2. Chip: xcz7020CLG484-1 3. language: Verilog 4. Input is all lvds, fclk is frame clockwise, DCLK is data clock, DDR mode Data receives 16 pairs of ADC data. A pair of LVDS DATA inputs 2 channels of ADC data. FCLK is channel A data when it is high and channel B data when it is low. Output data with 32 channel bit width of 12
Project ID: 18284036

About the project

4 proposals
Remote project
Active 5 yrs ago

Looking to make some money?

Benefits of bidding on Freelancer

Set your budget and timeframe
Get paid for your work
Outline your proposal
It's free to sign up and bid on jobs
4 freelancers are bidding on average $182 USD for this job
User Avatar
Hi, I hope you are doing well and enjoying digital design. Throughout my 2+ years of experience in the field, I had the joy of designing and implementing a part of LTE's physical layer right from the Matlab model, through RTL coding, simulations, and back-end stages. I also built many other designs such as a MIPS processor design, Can satellite, and a UART transmitter and receiver. All my designs were verified successfully on either Xilinx's Spartan S6, S3, or Altera's Cyclone V FPGA. The process of building some RTL design differs according to the final destination of the project. For instance, a design for ASIC tape-out will have other methodologies of debugging and verification than if it's for FPGA. I would love to hear your thoughts and requirements for the delivery as well. I wish you get the best out of this project. - Eslam
$140 USD in 4 days
5.0 (7 reviews)
4.2
4.2
User Avatar
Hello, I have 3 years of experience in internet of things. I am able to control appliances via internet using cloud or Bluetooth. Also able to work on raspberry Pi, Arduino, esp and other hardware programming. kindly share more details to proceed further. thanks
$200 USD in 5 days
0.0 (0 reviews)
0.0
0.0
User Avatar
I have rich expierience with fpga interfaces using adc, dac, spi , emif , asp etc etc. Your ZYNQ device have a internal ADC and can support external also.
$222 USD in 4 days
0.0 (0 reviews)
0.0
0.0
User Avatar
I have experience in high speed serial ADC data acquisition using SERDES/selectio in ZynQ FPGA. Let's have a chat for more details.
$166 USD in 5 days
0.0 (0 reviews)
0.0
0.0

About the client

Flag of CHINA
Shenzhen, China
0.0
0
Member since Dec 3, 2018

Client Verification

Thanks! We’ve emailed you a link to claim your free credit.
Something went wrong while sending your email. Please try again.
Registered Users Total Jobs Posted
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759) & Freelancer Online India Private Limited (CIN U93000HR2011FTC043854)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
Loading preview
Permission granted for Geolocation.
Your login session has expired and you have been logged out. Please log in again.