Find Jobs
Hire Freelancers

Implementation of FIR filters using various algorithms

₹12500-37500 INR

Closed
Posted almost 3 years ago

₹12500-37500 INR

Paid on delivery
FIR filter has a number of useful properties compared to an IIR filter i.e. inherently stable, no feedback require, designed to be linear [login to view URL] Impulse response (FIR) with low cost and high performance and its its implementation using various algorithm may be extended for observation of an elaborate analysis about hardware implementations of FIR filters using different algorithm i.e., Distributed Arithmetic (DA), DA-Offset binary coding(DA-OBC), Common SubExpression Elimination(CSE) and Sum-of-power-of-two(SOPOT) with less resources and without affecting the performance of the origical FIR filter. So According to our survey, DA structure is easy to implement on FPGA because of pre calculated results are already stored in LUTs and in FPGA it is easy to design. The CSE algorithm is used to find and eliminate most common event among filter coefficient which results in power and area saving by reducing multiplier with a small number of adders while implemented in FIR filters.
Project ID: 30677644

About the project

4 proposals
Remote project
Active 3 yrs ago

Looking to make some money?

Benefits of bidding on Freelancer

Set your budget and timeframe
Get paid for your work
Outline your proposal
It's free to sign up and bid on jobs
4 freelancers are bidding on average ₹36,875 INR for this job
User Avatar
Dear sir, I am a digital design engineer expert in FPGA and ASIC design flows using Verilog and VHDL programming. Also, I am experienced with Vivado, ISE, Vivado IPs, SDK, Quartus, Design Compiler, IC Compiler and others. Please contact me to discuss more about this project. Kindest regards.
₹37,500 INR in 15 days
5.0 (42 reviews)
6.1
6.1
User Avatar
FPGA and MATLAB Expert Here I carefully read your project requirements and I understand that you want to design FIR filter Verilog based project, yes I will design it for you just in 1 to 2 days from now. I am expert in this field and having 3 years working experience on Verilog and FPGA based projects. Come on chat for more discussions Thanks
₹37,500 INR in 1 day
4.1 (23 reviews)
4.6
4.6
User Avatar
15 Years of experience in ASIC Design & Verification. Protocols - USB3.0, AHB, AXI, PCIe (8+ Years of Experience). FPGA - 5+ Years of Experience. Language - Verilog, VHDL & System Verilog (10+ Years of Experience). Verification - OVM & UVM (10+ Years of Experience).
₹37,500 INR in 7 days
0.0 (0 reviews)
0.0
0.0

About the client

Flag of INDIA
Bengaluru, India
0.0
0
Member since Jun 28, 2021

Client Verification

Thanks! We’ve emailed you a link to claim your free credit.
Something went wrong while sending your email. Please try again.
Registered Users Total Jobs Posted
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759) & Freelancer Online India Private Limited (CIN U93000HR2011FTC043854)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
Loading preview
Permission granted for Geolocation.
Your login session has expired and you have been logged out. Please log in again.